## **BRAM** initialization

\_\_\_\_\_

In the assignment you will be given .coe format files that will have your input test case. In order to use the test cases in your design , you need to store them first in the FPGA memory blocks (BRAM). Following are the steps that you need to follow for initialization of the memory and check if the initialisation happened correctly.

- 1. Start Vivado and open your existing project or create a new project.
- 2. In the Flow Navigator, click IP Catalog
- 3. In the IP Catalog, search for Block Memory Generator
- 4. Double-click on the Block Memory Generator IP to configure it



- 5. Choose memory type as Single Port RAM
- 6. In port A option, chose write/read width as 8 bit and read/write depth as 2000
- In the Other Options tab, select load init file check box, and upload the .coe file test input given by us.
- 8. On the same tab tick the checkbox, "Fill the remaining memory locations 0"
- You should see the summary as below , which says we have used 1 18 kbits BRAM(our FPGA board BRAM capacity)



10. Once you are done, click okay and you will get a pop-up window as below



- 11. Use the global synthesis option and leave other settings as default and then click generate, this will initialize the input data given by us, to memory and you will have preloaded memory (with test input) that you can use during your simulation + synthesis and implementation. In this design file you would see a block named "blk\_mem\_gen\_0". You will use this in your design files as component (like any usual instantiation).
- 12. Depending on the data width and depth set, it will generate the memory with corresponding width that you can see by double clicking your generate memory design file (.xci)



13. I have for example added a 16 element data sample.coe file and added corresponding design file and test bench to show you how we can use the memory data in your program.

You can refer to the code and make changes as per your needs for bit width of addr, din and dout.

With initialization of sample.coe file you would and code given you would see following waveform where I am reading first 5 memory addresses, without modification and then modifying the first 2 memory addresses and again reading it. The wave form will come as per the data in our sample.coe file and test bench operation. **The lag of 2 cycles in is read latency of memory.** 



## Sample.coe

```
1 memory_initialization_radix = 16;
2 memory_initialization_vector =
3 1A, 2B, 3C, 4D, 5E, 6F, 7A, 8B,
4 9C, AD, BE, CF, D1, E2, F3, 00;
5
```

14. After cross checking your data in memory from the test.coe file accordingly you can go ahead with your further design.